

# **Applied electronics**

# Exam of 22 January 2021

This is an example of exam. Solutions are reported in red in the orange rectangle.

Exam consistes in 10 Quiz (max 10 points), 4 open problems (5 point each), 3 optinal questions on lab part (1 point each)

Score is:  $(quiz\ points + problem\ points)*0.9+optinal\ questions\ points$ . Max mark is 30/30

| Domanda 1                                                                                                                  |  |  |
|----------------------------------------------------------------------------------------------------------------------------|--|--|
| Risposta corretta                                                                                                          |  |  |
| Punteggio ottenuto 1,0 su 1,0                                                                                              |  |  |
|                                                                                                                            |  |  |
| Consider a square wave generator realized with Schmitt trigger inverter; the voltage on the capacitor varies with time as: |  |  |
| C (a) equare ways                                                                                                          |  |  |
| (a) square wave                                                                                                            |  |  |
| (b) is always zero                                                                                                         |  |  |
| C (c) linear                                                                                                               |  |  |
|                                                                                                                            |  |  |
|                                                                                                                            |  |  |
| Risposta corretta.                                                                                                         |  |  |
| La risposta corretta è: exponential                                                                                        |  |  |
|                                                                                                                            |  |  |
|                                                                                                                            |  |  |

10 May 2021 19:17:46 Pagina 1 di 17

| Domanda 2                                                                                          |  |  |  |  |
|----------------------------------------------------------------------------------------------------|--|--|--|--|
| Risposta corretta                                                                                  |  |  |  |  |
| Punteggio ottenuto 1,0 su 1,0                                                                      |  |  |  |  |
|                                                                                                    |  |  |  |  |
| Consider a synchronous write cycle; the STB signal must stay high for a minimum duration equal to: |  |  |  |  |
| (a) Tk+Ttxmin                                                                                      |  |  |  |  |
| (b) Tsu+Tk                                                                                         |  |  |  |  |
| (c) Tk                                                                                             |  |  |  |  |
|                                                                                                    |  |  |  |  |
| Diaporto corretto                                                                                  |  |  |  |  |
| Risposta corretta.                                                                                 |  |  |  |  |
| La risposta corretta è: Th+Tk                                                                      |  |  |  |  |
|                                                                                                    |  |  |  |  |
|                                                                                                    |  |  |  |  |

10 May 2021 19:17:46 Pagina 2 di 17

| Domanda 3                                                                                                             |
|-----------------------------------------------------------------------------------------------------------------------|
| Risposta corretta                                                                                                     |
| Punteggio ottenuto 1,0 su 1,0                                                                                         |
|                                                                                                                       |
| The maximum number of CMOS logic gates that can be connected to one CMOS logic gate of the same family is limited by: |
| <ul> <li>(a) the maximum output current from the logic gate</li> <li>(b) the voltage supply Vdd</li> </ul>            |
|                                                                                                                       |
| (c)<br>the maximum acceptable delay for a logic state transition                                                      |
| C (d) the maximum static power consumption                                                                            |
|                                                                                                                       |

Risposta corretta.

La risposta corretta è:

the maximum acceptable delay for a logic state transition

10 May 2021 19:17:46 Pagina 3 di 17

| Consider a FPGA; a Look-Up Table (LUT) with 3 inputs needs: |  |  |
|-------------------------------------------------------------|--|--|
|                                                             |  |  |
| C (a) 8 FAMOS                                               |  |  |
| C (b) 8 NAND gates and 4 NOR gates                          |  |  |
|                                                             |  |  |
|                                                             |  |  |
|                                                             |  |  |
| Diaposto corretto                                           |  |  |
| Risposta corretta.                                          |  |  |
| La risposta corretta è: 8 SRAM memory cells                 |  |  |

Risposta corretta

Punteggio ottenuto 1,0 su 1,0

10 May 2021 19:17:46 Pagina 4 di 17

Risposta corretta

Punteggio ottenuto 1,0 su 1,0

# A FAMOS when programmed

- (a) has a threshold voltage higher than the threshold voltage of the FAMOS which is not programmed ✓
- $^{\rm C}$  (b) has I\_{\rm DS} higher than the not programmed FAMOS, when same V\_{\rm DS} is applied
- (c) has a threshold voltage smaller than the threshold voltage of the FAMOS which is not programmed
- (d)
  has a threshold voltage equal to the threshold voltage of the FAMOS which is not programmed

#### Risposta corretta.

La risposta corretta è: has a threshold voltage higher than the threshold voltage of the FAMOS which is not programmed

10 May 2021 19:17:46 Pagina 5 di 17

|                  | retta tenuto 1,0 su 1,0                                                                                                                                  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                  | tenuto 1,0 su 1,0                                                                                                                                        |  |  |
| NAND Fla         |                                                                                                                                                          |  |  |
|                  | A NAND Flash memory consists in:                                                                                                                         |  |  |
|                  | IMOS and PMOS transistoes in series                                                                                                                      |  |  |
| (b) N            | IMOS and PMOS transistors in parallel                                                                                                                    |  |  |
| (c) F            | AMOS transistors in parallel                                                                                                                             |  |  |
| <b>⊙</b> (d) F   | AMOS transistors in series 🗸                                                                                                                             |  |  |
| Risposta         | corretta.                                                                                                                                                |  |  |
| La rispos        | ata corretta è: FAMOS transistors in series                                                                                                              |  |  |
|                  |                                                                                                                                                          |  |  |
|                  |                                                                                                                                                          |  |  |
| Domanda <b>7</b> |                                                                                                                                                          |  |  |
| Risposta corr    | retta                                                                                                                                                    |  |  |
| Punteggio ott    | tenuto 1,0 su 1,0                                                                                                                                        |  |  |
|                  | ction coefficient of a transmission line terminated with a termination resistance R <sub>T</sub> equal nes the characteristic impedance of the line, is: |  |  |
| C (a) 1          |                                                                                                                                                          |  |  |
| (b) 1/           | /4                                                                                                                                                       |  |  |
| (c) 1/           | /2                                                                                                                                                       |  |  |
|                  | /3 •/                                                                                                                                                    |  |  |
| (d) 1/           |                                                                                                                                                          |  |  |
|                  |                                                                                                                                                          |  |  |

10 May 2021 19:17:46 Pagina 6 di 17

| Domanda 8                                        |  |  |
|--------------------------------------------------|--|--|
| Risposta corretta                                |  |  |
| Punteggio ottenuto 1,0 su 1,0                    |  |  |
|                                                  |  |  |
| The output voltage of buck regulators is:        |  |  |
|                                                  |  |  |
|                                                  |  |  |
| (b) Vout=2 Vin                                   |  |  |
| C (c) Vout=Vin                                   |  |  |
| (d) Vout>Vin                                     |  |  |
|                                                  |  |  |
| Risposta corretta.                               |  |  |
| La risposta corretta è: Vout <vin< td=""></vin<> |  |  |
|                                                  |  |  |

10 May 2021 19:17:46 Pagina 7 di 17

| Punteggio ottenuto 1,0 su 1,0                                                                                                                                |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                                                                                                              |  |  |
| The conversion time Tc of a Successive Approximation Converter can be reduced of a factor 2 by:                                                              |  |  |
| <ul> <li>(a) doubling the number of bit of the SAR</li> <li>(b)         <ul> <li>none of the answers reported here is the correct one</li> </ul> </li> </ul> |  |  |
| (c) doubling the CK period of the SAR                                                                                                                        |  |  |
|                                                                                                                                                              |  |  |
|                                                                                                                                                              |  |  |
| Risposta corretta.                                                                                                                                           |  |  |
| La risposta corretta è: doubling the CK frequency of the SAR                                                                                                 |  |  |
|                                                                                                                                                              |  |  |
|                                                                                                                                                              |  |  |

Risposta corretta

10 May 2021 19:17:46 Pagina 8 di 17

| Domanda 10                                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Risposta corretta                                                                                                                                                                |
| Punteggio ottenuto 1,0 su 1,0                                                                                                                                                    |
|                                                                                                                                                                                  |
| The ADC of a data acquisition system provides a SNRq=65.76dB, whereas the total SNR is degraded of other 10dB due to the non-idealities of the other blocks. Calculate the ENOB. |
| C (a) ENOB<8                                                                                                                                                                     |
| © (b) ENOB>10                                                                                                                                                                    |
| © (c) ENOB=10                                                                                                                                                                    |
| ⊙ (d) ENOB=9 ✓                                                                                                                                                                   |
|                                                                                                                                                                                  |
| Risposta corretta.                                                                                                                                                               |
| La risposta corretta è: ENOB=9                                                                                                                                                   |
|                                                                                                                                                                                  |

Completo

Punteggio ottenuto 5,0 su 5,0

Consider 8 input channels with analog signals with bandwidth up to 30kHz. The input voltage of each channel is in the range between -0.5V and +0.5V. The signals are converted with an A/D conversion system using only one S/H and Successive Approximation ADC with dynamics 0-10V. The S/H acquisition time is 500ns and the MUX introduces a delay of 30ns.

**Request 1:** List the building blocks of the entire acquisition system, describe the role of each block and specify the bandwidth of the anti-aliasing filters.

Request 2: Calculate the minimum number of bits of the ADC to have 1LSB of less than 10mV

**Request 3:** Each input signal must be sampled at a frequency of 100kHz. Calculate the CK frequency of the SAR.

write here your answers . Solutions are in the orange rectangle

| <ul> <li>a) List the building blocks of the entire acquisition system, describe the role of each block and<br/>specify the bandwidth of the anti-aliasing filters.</li> </ul> |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b) Calculate the minimum number of bits of the ADC to have 1LSB of less than 10mV                                                                                             |
| 10 bit implies 10/(2^10)*1000=9.76 mV è N=10                                                                                                                                  |
|                                                                                                                                                                               |

10 May 2021 19:17:46 Pagina 10 di 17

c) Each input signal must be sampled at a frequency of 100kHz. Calculate the CK frequency of the SAR.

Sampling frequency at SH is 800kHz. è Ts=1/(800kHz)=1250ns.

Ts=Tacq+Tmux+Tc è Tc=1250-500-30=720ns = NTck è Tck=720/10=7.2ns => fck=1/7.2ns=13.89MHz

#### Domanda 12

Completo

Punteggio ottenuto 0,0 su 5,0

A track of 30cm on a PCB backplane has characteristic impedance  $Z_{\psi} = 90\Omega$  (with no load), and wave propagation speed u = 0,6 c. We need to connect to the track N=10 equally spaced receivers. Each device has an input capacitance of 1pF. The line is driven on one side and closed with a matched termination on the other side.

The driver and receivers have the following electrical parameters:

Voh = 4.1 V, Vol = 0.4 V, Vih = 2.5 V, Vil = 1.0 V; Vdd=4.5 V.

## Request 1)

Calculate the capacitance per unit length of the line without any connected device.

#### Request 2)

Calculate the characteristic impedance of the line with the connected receivers

#### Request 3)

Calculate the output resistance of the driver to drive the line in IWS mode and NM=0.5V. Include in the calculation the effect of the capacitive load.

Write here your answers, solutions are in the orange rectangle

10 May 2021 19:17:46

## Request 1:

the capacitance per unit of length is  $C=1/(Z_{\infty}^*u)$  ==> C=0.62pF/cm

#### **Request 2:**

 $Z_{\infty}'=Z$  /sqrt(1+NCi/L\*C)=72.6 ohm

## Request 3:

**Vb(0)=**Z\_'/(Z '+Ro)\*Vdd>=Vih+NM=3V ==> Ro<=36.3 ohm

#### Domanda 13

Completo

Punteggio ottenuto 5,0 su 5,0

Consider the sequential circuit shown in the figure and assume that the outputs Q1, Q2 and Q3 are initially all reset to 0 logic state. Consider the capacitor C=0.



The delays for all the components are reported below:

Tsu = 3 ns, Th = 2 ns (D-FF and JK FF);

Tck->Q = 5 ns (D-FF and JK FF)

NAND gate and inverters I1 and S1:  $T_{LH}$  = 3ns,  $T_{HL}$  = 4 ns,

Answer the following questions:

#### Request 1:

- How many CK active edges are needed to switch Q1 to logic state 1?
- Which is the initial state of the output A
- How many CK active edges are necessary to switch the output of S1 to state 1?

#### Request 2:

Assuming C=0, calculate the maximum CK frequency.

# Request 3:

Calculate the propagation delay for a transition LèH of the state at node A. Assume: C=5pF, the input capacitance of S1 equal to Ci=4pF, Rpu=1kohm and the output resistance of I1 equal to Ro=100 ohm (when output of I1 is in low state);

## Request 1:

- How many CK active edges are needed to switch Q1 to logic state 1? 2
- Which is the initial state of the output A? high state
- How many CK active edges are necessary to switch the output of S1 to state 1 ? first CK

edge



Assuming C=0, calculate the maximum CK frequency.

Tckmin=tck\_>Q+tdnand+tsu=12 ns fckmax=83.3MHz

# Request 3:

tdLH=0.69\*(Ci+C)\*1kohm=6.21 ns

## Domanda 14

Completo

Punteggio ottenuto 5,0 su 5,0

# A DRAM memory has the following characteristics:

- 16 bit address: 12 bits are for row address and 4 bits are for column address.
- words are of 8 bits
- pass transistors with Cd=0.5fF

10 May 2021 19:17:46 Pagina 14 di 17



10 May 2021 19:17:46 Pagina 15 di 17

| omanda <b>15</b> - Optional on I          | laboratory part                                                       |
|-------------------------------------------|-----------------------------------------------------------------------|
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |
| Analog-to-digital and Digita              | al to Angles convertors:                                              |
|                                           | •                                                                     |
| •                                         | erve the phenomenon of "glitches" affecting the performance of a DAC  |
|                                           | e realised and simulated with the LTspice software during the virtual |
| LAB? Explain the origin of t              | the glitch.                                                           |
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |
| omanda <b>16</b> Optional on labo         | oratory part                                                          |
| on an | yamiya, Fina                                                          |
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |
| Which behaviour do vou ex                 | xpect to observe if you visualise with the Waveform Viewer of the     |
|                                           | ges at the near and far end of a coaxial cable described by a         |
|                                           | ith characteristic impedance Zinf=50Ohm) with open termination        |
|                                           | wave generator characterised by an internal resistance of RG=50Ohm    |
| on the driving side?                      | 5                                                                     |
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |
|                                           |                                                                       |

10 May 2021 19:17:46 Pagina 16 di 17

| Domanda 17- Optional on laboratory part                                                                                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                               |
| How can you realise and simulate with the LTSpice software a square wave signal generator based on a SN74HC14 Schmitt trigger in order to provide the clock signal for a synchronous counter such as the 4-bit CD4029 counter adopted during the virtual LAB? |
|                                                                                                                                                                                                                                                               |

10 May 2021 19:17:46 Pagina 17 di 17